Modeling Nanowire and Double-Gate Junctionless Field-Effect Transistors
The first book on the topic, this is a comprehensive introduction to the modeling and design of junctionless field effect transistors (FETs). Beginning with a discussion of the advantages and limitations of the technology, the authors also provide a thorough overview of published analytical models for double-gate and nanowire configurations, before offering a general introduction to the EPFL charge-based model of junctionless FETs. Important features are introduced gradually, including nanowire versus double-gate equivalence, technological design space, junctionless FET performances, short channel effects, transcapacitances, asymmetric operation, thermal noise, interface traps, and the junction FET. Additional features compatible with biosensor applications are also discussed. This is a valuable resource for students and researchers looking to understand more about this new and fast developing field.
- The first book on the modeling of junctionless field effect transistors (FETs)
- Introduces the basic physics as well as explaining more advanced modeling techniques
- Includes modeling of non-ideal characteristics targeting applications in biosensing
Product details
May 2018Hardback
9781107162044
252 pages
254 × 178 × 15 mm
0.64kg
122 b/w illus. 7 tables
Available
Table of Contents
- 1. Introduction
- 2. Review on modeling junctionless FETs
- 3. The EPFL charge-based model of junctionless field-effect transistors
- 4. Model driven design – space of junctionless FETs
- 5. Generalization of the charge based model: accounting for inversion layers
- 6. Predicted performances of junctionless FETs
- 7. Short channel effects in symmetric junctionless double-gate FETs
- 8. Modeling AC operation in symmetric double-gate and nanowire JL FETs
- 9. Modeling asymmetric operation of double-gate junctionless FETs
- 10. Modeling noise behavior in junctionless FETs
- 11. Carrier mobility extraction methodology in JL and inversion mode FETs
- 12. Revisiting the Junction FET: a junctionless FET with an ∞ gate capacitance
- 13. Modeling junctionless FET with interface traps targeting biosensor applications
- Appendix A. Design – space of twin gate junctionless vertical slit FETs
- Appendix B. Transient off-current in junctionless FETs
- Appendix C. Derivatives of mobile charge density with respect to VGS and VDS
- Appendix D. Global charge density at drain in depletion mode
- Appendix E. Global charge density at drain in accumulation mode
- Appendix F. The EPFL Junctionless MODEL ver.1.0.