Our systems are now restored following recent technical disruption, and we’re working hard to catch up on publishing. We apologise for the inconvenience caused. Find out more

Recommended product

Popular links

Popular links


Materials, Processes and Reliability for Advanced Interconnects for Micro- and Nanoelectronics — 2009

Materials, Processes and Reliability for Advanced Interconnects for Micro- and Nanoelectronics — 2009

Materials, Processes and Reliability for Advanced Interconnects for Micro- and Nanoelectronics — 2009

Volume 1156:
Martin Gall
Alfred Grill, IBM T J Watson Research Center, New York
Francesca Lacopi, IMEC, Belgium
Junichi Koike, Tohoku University, Japan
Takamasa Usui, Toshiba America Electronic Components, Inc. New York
June 2014
1156
November 2009
Available
Paperback
9781107408319
AUD$49.95
inc GST
Paperback
inc GST
Hardback

    Enabled by the development and introduction of new materials, the semiconductor industry continues to follow Moore's law into 32nm and 22nm technologies. Advanced interconnect structures require the use of porous dielectrics with further reduced k-values and even weaker mechanical properties, as well as much thinner metallization liners. In addition, the increasing resistivity of Cu at decreasing dimensions must be addressed in order to maintain the performance of continuously shrinking devices. To deal with these issues, and to maintain the reliability of the interconnects, innovations in materials, processes and architectures are needed. This book brings together researchers from around the world to exchange the latest advances in materials, processes, integration and reliability in advanced interconnects and packaging, and to discuss interconnects for emerging technologies. Papers from a joint session with Symposium F, Packaging, Chip-Package Interactions and Solder Materials Challenges, are also included and focus on 3D chip stacking and molecular electronics.

    Product details

    June 2014
    November 2009
    Paperback
    9781107408319
    204 pages
    229 × 152 × 11 mm
    0.28kg
    Available

    Table of Contents

    • Part I. Low-k Dielectrics I
    • Part II. Low-k Dielectrics II
    • Part III. Poster Session: Interconnects
    • Part IV. Metalization I
    • Part V. Metallization II
    • Part VI. Reliability
    • Part VII. Emerging Interconnect Technologies
    • Part VIII. Joint Session: Interconnect and Packaging
    • Author index
    • Subject index.
      Editors
    • Martin Gall
    • Alfred Grill , IBM T J Watson Research Center, New York
    • Francesca Lacopi , IMEC, Belgium
    • Junichi Koike , Tohoku University, Japan
    • Takamasa Usui , Toshiba America Electronic Components, Inc. New York