Our systems are now restored following recent technical disruption, and we’re working hard to catch up on publishing. We apologise for the inconvenience caused. Find out more

Recommended product

Popular links

Popular links


Microprocessor Architecture

Microprocessor Architecture

Microprocessor Architecture

From Simple Pipelines to Chip Multiprocessors
Jean-Loup Baer, University of Washington
February 2010
Hardback
9780521769921
£71.99
GBP
Hardback
USD
eBook

    This book gives a comprehensive description of the architecture of microprocessors from simple in-order short pipeline designs to out-of-order superscalars. It discusses topics such as:
    • The policies and mechanisms needed for out-of-order processing such as register renaming, reservation stations, and reorder buffers
    • Optimizations for high performance such as branch predictors, instruction scheduling, and load-store speculations
    • Design choices and enhancements to tolerate latency in the cache hierarchy of single and multiple processors
    • State-of-the-art multithreading and multiprocessing emphasizing single chip implementations
    Topics are presented as conceptual ideas, with metrics to assess the performance impact, if appropriate, and examples of realization. The emphasis is on how things work at a black box and algorithmic level. The author also provides sufficient detail at the register transfer level so that readers can appreciate how design features enhance performance as well as complexity.

    • Describes how components of a microprocessor work at a black box and algorithmic level often using pseudo-code
    • Has current and historical examples drawn from commercial systems (in side-bars) and research projects
    • Consistently presents topics from conceptual ideas to alternate ways of implementation providing performance metrics whenever possible

    Reviews & endorsements

    'The book gives a comprehensive and profound description of the architecture of microprocessors from simple in-order short pipeline designs to out-of-order superscalers … The book is very well structured with good presentation of the material. Each chapter finishes with many exercises, examples and additional literature. All the references are very up-to-date. As a conclusion I warmly recommend this book as a textbook for a course or just as a reference book.' Zentralblatt MATH

    See more reviews

    Product details

    February 2010
    Hardback
    9780521769921
    382 pages
    257 × 180 × 25 mm
    0.84kg
    104 b/w illus. 20 tables 117 exercises
    Available

    Table of Contents

    • 1. Introduction
    • 2. The basics
    • 3. Superscalar processors
    • 4. Front-end: branch prediction, instruction fetching, and register renaming
    • 5. Back-end: instruction scheduling, memory access instructions, and clusters
    • 6. The cache hierarchy
    • 7. Multiprocessors
    • 8. Multithreading and (chip) multiprocessors
    • 9. Current limitations and future challenges.
    Resources for
    Type
    Chapter 07
    Size: 48.58 KB
    Type: application/pdf
    Chapter 05
    Size: 128.13 KB
    Type: application/pdf
    Chapter 04
    Size: 156.8 KB
    Type: application/pdf
    Chapter 02
    Size: 117.24 KB
    Type: application/pdf
    Chapter 01
    Size: 473.58 KB
    Type: application/pdf
    Chapter 09
    Size: 18.72 KB
    Type: application/pdf
    Chapter 06
    Size: 419.5 KB
    Type: application/pdf
    Chapter 03
    Size: 202.13 KB
    Type: application/pdf
    Answers to Selected Exercises
    Size: 69.52 KB
    Type: application/pdf
    Sign inThis resource is locked and access is given only to lecturers adopting the textbook for their class. We need to enforce this strictly so that solutions are not made available to students. To gain access to locked resources you either need first to sign in or register for an account.